# MKI48Z02/12(B) -15/20/25 # 2K × 8 ZEROPOWER™ RAM - INDUSTRIAL TEMPERATURE RANGE -40°C to +85°C - PREDICTED WORST CASE BATTERY LIFE OF 6 YEARS @ 85°C - DATA RETENTION IN THE ABSENCE OF POWER - DATA SECURITY PROVIDED BY AUTOMATIC WRITE PROTECTION DURING POWER FAILURE - +5 VOLT ONLY READ/WRITE - **CONVENTIONAL SRAM WRITE CYCLES** - LOW POWER-440 mW ACTIVE; 5.5 mW STANDBY - 24-PIN DUAL IN LINE PACKAGE, JEDEC 24 PIN MEMORY PINOUT - READ-CYCLE TIME EQUALS WRITE-CYCLE TIME - ON BOARD LOW-BATTERY WARNING CIR-CUITRY - TWO POWER-FAIL DESELECT TRIP POINTS AVAILABLE MKI48Z02 4.75V ≥ V<sub>PFD</sub> ≥ 4.50V MKI48Z12 4.50V ≥ V<sub>PFD</sub> ≥ 4.20V | Part Number | Access Time | R/W<br>Cycle Time | |-------------|-------------|-------------------| | MKI48ZX2-15 | 150 ns | 150 ns | | MKI48ZX2-20 | 200 ns | 200 ns | | MKI48ZX2-25 | 250 ns | 250 ns | # TRUTH TABLE (MKI48Z02/12) | V <sub>cc</sub> | Ē | Ğ | W | MODE | DQ | |------------------------------------------------------|-----|---------|-----------------------------------------|------------------------|---------------------------------------------------------| | <v<sub>CC (Max)<br/>&gt;V<sub>CC</sub> (Min)</v<sub> | メット | X X > L | X<br>V <sub>IL</sub><br>V <sub>IH</sub> | Write | High-Z<br>D <sub>IN</sub><br>D <sub>OUT</sub><br>High-Z | | <v<sub>PFD (Min)<br/>&gt;V<sub>SO</sub></v<sub> | X | Х | X | Power-Fail<br>Deselect | High-Z | | ≤V <sub>SO</sub> | X | Х | Х | Battery<br>Back-up | High-Z | #### **PIN NAMES** | A <sub>0</sub> - A <sub>10</sub> | Address Inputs | V <sub>CC</sub> System Power (+5 V) | | | | | |---------------------------------------------------|----------------|-------------------------------------|--|--|--|--| | Ē | Chip Enable | W Write Enable | | | | | | GND | Ground | G Output Enable | | | | | | DQ <sub>0</sub> —DQ <sub>7</sub> Data In/Data Out | | | | | | | #### DESCRIPTION The MKI48Z02/12 is a 16,384-bit, Non-Volatile Static RAM, organized 2K x 8 using CMOS and an integral Lithium energy source. The ZEROPOWER™ RAM has the characteristics of a CMOS static RAM, with the important added benefit of data being retained in the absence of power. Data retention current is so small that a miniature Lithium cell contained within the package provides an energy source to preserve data. Low current drain has been attained by the use of a full CMOS memory cell, novel analog support circuitry, and carefully controlled junction leakage by an all implanted CMOS process. Safeguards against inadvertent data loss have been incorporated to maintain data integrity in the uncertain operating environment associated with power-up and power-down transients. The ZEROPOWER RAM can replace existing 2K x 8 static RAM, directly conforming to the popular Byte Wide 24-pin DIP package (JEDEC). MKI48Z02/12 also matches the pinning of 2716 EPROM and 2K x 8 EEPROM. Like other static RAMs, there is no limit to the number of write cycles that can be performed. Since the access time, read cycle, and write cycle are less than 250 ns and require only +5 volts, no additional support circuitry is needed for interface to a microprocessor. FIGURE 2. BLOCK DIAGRAM ### **OPERATION** #### Read Mode The MKI48Z02/12 is in the Read Mode whenever $\overline{W}$ (Write Enable) is high and $\overline{E}$ (Chip Enable) is low, providing a ripple-through access of data from eight of 16,384 locations in the static storage array. Thus, the unique address specified by the 11 Address Inputs (A<sub>n</sub>) defines which one of 2,048 bytes of data is to be accessed. Valid data will be available to the eight data Output Drivers within $t_{AA}$ after the last address input signal is stable, providing that the $\overline{E}$ and $\overline{G}$ access times are satisfied. If $\overline{E}$ or $\overline{G}$ access times are not met, data access will be measured from the limiting parameter ( $t_{CEA}$ or $t_{OEA}$ ), rather than the address. The state of the eight Data I/O signals is controlled by the $\overline{E}$ and $\overline{G}$ control signals. The data lines may be in an indeterminate state between $t_{OH}$ and $t_{AA}$ , but the data lines will always have valid data at $t_{AA}$ . FIGURE 3. READ-READ-WRITE TIMING # AC ELECTRICAL CHARACTERISTICS (READ CYCLE TIMING) $(-40^{\circ}\text{C} \le \text{T}_{A} \le +85^{\circ}\text{C}) \text{ (V}_{CC} \text{ (Max)} \ge \text{V}_{CC} \ge \text{V}_{CC} \text{ (Min))}$ | | | MKI48 | ZX2-15 | MK148 | ZX2-20 | MKI48ZX2-25 | | | | |------------------|----------------------------|-------|--------|-------|--------|-------------|-----|-------|-------| | SYM | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | t <sub>RC</sub> | Read Cycle Time | 150 | | 200 | | 250 | | ns | | | t <sub>AA</sub> | Address Access Time | | 150 | | 200 | | 250 | ns | 1 | | t <sub>CEA</sub> | Chip Enable Access Time | | 150 | | 200 | | 250 | ns | 1 | | t <sub>OEA</sub> | Output Enable Access Time | | 75 | | 80 | | 90 | ns | 1 | | t <sub>CEZ</sub> | Chip Enable Hi to High-Z | | 35 | | 40 | | 50 | ns | | | t <sub>OEZ</sub> | Output Enable Hi to High-Z | | 35 | | 40 | | 50 | ns | | | t <sub>OH</sub> | Valid Data Out Hold Time | 15 | | 15 | | 15 | | ns | 1 | #### NOTE 1. Measured using the Output Load Diagram shown in Figure 8. # WRITE MODE The MKI48Z02/12 is in Write Mode whenever the $\overline{W}$ and $\overline{E}$ inputs are held low. The start of a Write is referenced to the latter occurring falling edge of either $\overline{W}$ or $\overline{E}$ . A Write is terminated by the earlier rising edge of $\overline{W}$ or $\overline{E}$ . The addresses must be held valid throughout the cycle. $\overline{W}$ or $\overline{E}$ must return high for a minimum of $t_{WR}$ prior to the initiation of another Read or Write Cycle. Data-in must be valid for $t_{DS}$ prior to the End of Write and remain valid for $t_{DH}$ afterward. Some processors thrash producing spurious Write Cycles during power-up, despite application of a power-on reset. Users should force $\overline{W}$ or $\overline{E}$ high during power-up to protect memory after $V_{CC}$ reaches $V_{CC}$ (min) but before the processor stablizes. The MKI48Z02/12 $\overline{G}$ input is a DON'T CARE in the write mode. $\overline{G}$ can be tied low and two-wire RAM control can be implemented. A low on $\overline{W}$ will disable the cutputs $t_{WEZ}$ after $\overline{W}$ falls. Take care to avoid bus contention when operating with two-wire control. FIGURE 4. WRITE-WRITE-READ TIMING # AC ELECTRICAL CHARACTERISTICS (WRITE CYCLE TIMING) $(-40 \,{}^{\circ}\text{C} \le T_A \le +85 \,{}^{\circ}\text{C}) \ (V_{CC} \ (Max) \ge V_{CC} \ge V_{CC} \ (Min))$ | | | MKI48 | ZX2-15 | MKI48 | ZX2-20 | MKI48 | ZX2-25 | | | |------------------|-------------------------------|-------|--------|-------|--------|-------|--------|-------|-------| | SYM | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | t <sub>WC</sub> | Write Cycle Time | 150 | | 200 | | 250 | | ns | | | t <sub>AS</sub> | Address Setup Time | 0 | | 0 | | 0 | | ns | | | t <sub>AW</sub> | Address Valid to End of Write | 120 | | 140 | | 180 | | ns | | | t <sub>CEW</sub> | Chip Enable to End of Write | 90 | | 120 | | 160 | | ns | | | t <sub>WEW</sub> | Write Enable to End of Write | 90 | | 120 | | 160 | | ns | | | t <sub>WR</sub> | Write Recovery Time | 10 | | 10 | | 10 | | ns | | | t <sub>DS</sub> | Data Setup Time | 40 | | 60 | | 100 | | ns | | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | 0 | | ns | | | t <sub>wez</sub> | Write Enable Low to High-Z | | 50 | | 60 | | 80 | ns | | #### **DATA RETENTION MODE** With $V_{CC}$ applied, the MKI48Z02/12 operates as a conventional BYTEWIDE static ram. However, $V_{CC}$ is being constantly monitored. Should the supply voltage decay, the RAM will automatically powerfail deselect, write protecting itself when $V_{CC}$ falls within the $V_{PFD}$ (max), $V_{PFD}$ (min) window. The MKI48Z02 has a $V_{PFD}$ (max) to $V_{PFD}$ (min) window of 4.75 volts to 4.5 volts, providing very high data security, particularly when all of the other system components are specified to 5.0 volts plus and minus 10%. The MKI48Z12 has a $V_{PFD}$ (max) to $V_{PFD}$ (min) window of 4.5 volts to 4.2 volts, allowing users constrained to a 10% power supply specification to use the device. Note: A mid-write cycle power failure may corrupt data at the current address location, but does not jeopardize the rest of the RAM's content. At voltages below $V_{PFD}$ (min), the user can be assured the memory will be in a write protected state, provided the $V_{CC}$ fall time does not exceed $t_F$ . The MKI48Z02/12 may respond to transient noise spikes that reach into the deselect window if they should occur during the time the device is sampling $V_{CC}$ . Therefore decoupling of power supply lines is recommended. The power switching circuit connects external $V_{CC}$ to the RAM and disconnects the battery when $V_{CC}$ rises above $V_{SO}$ . As $V_{CC}$ rises the battery voltage is checked. If the voltage is too low, an internal Battery Not OK ( $\overline{BOK}$ ) flag will be set. The $\overline{BOK}$ flag can be checked after power up. If the $\overline{BOK}$ flag is set, the first write attempted will be blocked. The flag is automatically cleared after first write, and normal RAM operation resumes. Figure 5 illustrates how a $\overline{BOK}$ check routine could be structured. Normal RAM operation can resume $t_{REC}$ after $V_{CC}$ exceeds $V_{PED}$ (Max). Caution should be taken to keep E or W high as $V_{CC}$ rises past $V_{PED}$ (Min) as some systems may perform inadvertent write cycles after $V_{CC}$ rises but before normal system operation begins. #### FIGURE 5. CHECKING THE BOK FLAG STATUS FIGURE 6. POWER-DOWN/POWER-UP TIMING # DC ELECTRICAL CHARACTERISTICS (POWER-DOWN/POWER-UP TRIP POINT VOLTAGES) ( $-40\,^{\circ}\text{C} \le T_A \le +85\,^{\circ}\text{C}$ ) | SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES | |------------------|----------------------------------------|------|-----|------|-------|-------| | V <sub>PFD</sub> | Power-fail Deselect Voltage (MKI48Z02) | 4.50 | 4.6 | 4.75 | V | 1 | | V <sub>PFD</sub> | Power-fail Deselect Voltage (MKI48Z12) | 4.20 | 4.3 | 4.50 | V | 1 | | V <sub>SO</sub> | Battery Back-up Switchover Voltage | | 3 | | ٧ | 1 | # AC ELECTRICAL CHARACTERISTICS (POWER-DOWN/POWER-UP TIMING) $(-40\,^{\circ}\text{C} \leq T_A \leq +85\,^{\circ}\text{C})$ | SYM | PARAMETER | MIN | MAX | UNITS | NOTES | |------------------|----------------------------------------------------------------------------|-----|-----|-------|-------| | t <sub>PD</sub> | Ē or ₩ at V <sub>IH</sub> before Power Down | 0 | | ns | | | t <sub>F</sub> | V <sub>PFD</sub> (Max) to V <sub>PFD</sub> (Min) V <sub>CC</sub> Fall Time | 300 | | μS | 2 | | t <sub>FB</sub> | V <sub>PFD</sub> (Min) to V <sub>SO</sub> V <sub>CC</sub> Fall Time | 10 | | μS | 3 | | t <sub>RB</sub> | V <sub>SO</sub> to V <sub>PFD</sub> (Min) V <sub>CC</sub> Rise Time | 1 | | μS | | | t <sub>R</sub> | V <sub>PFD</sub> (Min) to V <sub>PFD</sub> (Max) V <sub>CC</sub> Rise Time | 0 | | μS | | | t <sub>REC</sub> | Ē or ₩ at V <sub>IH</sub> after Power Up | 2 | | ms | | ## NOTES: - 1. All voltages referenced to GND. - VPFD (Max) to VPFD (Min) fall times of less t<sub>F</sub> may result in deselection/write protection not occurring until 50 μs after V<sub>CC</sub> passes V<sub>PFD</sub> (Min). V<sub>PFD</sub> (Max) to (Min) fall times of less than 10 μs may cause corruption of RAM data. - 3. $V_{PFD}$ (Min) to $V_{SO}$ fall times of less than $t_{FB}$ may cause corruption of RAM data. ### CAUTION Negative undershoots below -0.3 volts are not allowed on any pin while in Battery Back-up mode. #### **DATA RETENTION TIME** #### **About Figure 7** Figure 7 illustrates how expected MKI48Z02/12 battery life is influenced by temperature. The life of the battery is controlled by temperature and is virtually independent of the percentage of time the MKI48Z02/12 spends in battery back-up mode. Battery life predictions presented in Figure 7 are extrapolated from temperature accelerated life-test data collected in over 100 million device hours of continuing bare cell and encapsulated cell battery testing by SGS-THOMSON. Obviously, temperature accelerated testing cannot identify non-temperature dependent failure mechanisms. However, in view of the fact that no random cell failures have been recorded in any of SGS-THOMSON's ongoing battery testing since it began in 1982, we believe the likelihood of such failure mechanisms surfacing is extremely poor. For the purpose of this testing, a cell failure is defined as the inability of a cell stabilized at 25 °C to produce a 2.0 volt closed-circuit voltage across a 250K ohm load resistance. A Special Note: The summary presented in Figure 7 represents a conservative analysis of the data presently available. While SGS-THOMSON is most likely in possession of the largest collection of battery life data of this kind in the world, the results presented should not be considered absolute or final; they can be expected to change as yet more data becomes available. We believe that future read-points of life tests presently under way and improvements in the battery technology itself will result in a continuing improvement of these figures. Two end of life curves are presented in Figure 7. They are labeled "Average $(t_{50\%})$ " and " $(t_{1\%})$ ". These terms relate to the probability that a given number of failures will have accumulated by a particular point in time. If, for example, expected life at 80 °C is at issue, Figure 7 indicates that a particular MKI48Z02/12 has a 1% chance of having a battery failure 10 years into its life and a 50% chance of failure at the 17 year mark. Conversely, given a sample of devices, 1% of them can be expected to experience battery failure within 10 years; 50% of them can be expected to fail within 17 years. The t<sub>1%</sub> figure represents the practical onset of wear-out, and is therefore suitable for use in what would normally be though of as a worst-case analysis. The t<sub>50%</sub> figure represents "normal" or "average" life. It is, therefore, accurate to say that the average device will last "t<sub>50%</sub>". Battery life is defined as beginning on the date of manufacture. Each MKI48Z02/12 is marked with a four digit manufacturing date code in the form YYWW (Example: 8502 = 1985, week 2). #### Calculating Predicted Battery Life As Figure 7 indicates, the predicted life of the battery in the MKI48Z02/12 is a function of temperature. The back-up current required by the memory matrix in the MKI48Z02/12 is so low that it has negligible influence on battery life. Because predicted battery life is dependent upon application controlled variables, only the user can estimate predicted battery life in a given design. As long as ambient temperature is held reasonably constant, expected life can be read directly from Figure 7. If the MKI48Z02/12 spends an appreciable amount of time at a variety of temperatures, the following equations should be used to estimate battery life. Predicted Battery Life = $$\frac{1}{[(TA_1/TT)/BL_1)]+[(TA_2/TT)/BL_2]+...+[(TA_n/TT)/BL_n)]}$$ Where $TA_1$ , $TA_2$ , $TA_n$ = Time at Ambient Temperature 1, 2, etc. TT = Total Time = $$TA_1 + TA_2 + ... + TA_n$$ BL<sub>1</sub>, BL<sub>2</sub>, BL<sub>n</sub> = Predicted Battery Lifetime at Temp 1, Temp 2, etc. (see Figure 7). ### **EXAMPLE PREDICTED BATTERY LIFE CALCULATION** A process control computer operates in an environment where the MKI48Z02/12 is exposed to temperatures of 50 °C or less for 3066 hrs/yr; temperatures greater than 25 °C, but less than 60 °C, for 5256 hrs/yr; and temperatures greater than 40 °C, but less than 85 °C, for the remaining 438 hrs/yr. Reading predicted typical life values from Figure 7; BL<sub>1</sub> = 275 yrs., BL<sub>2</sub> = 95 yrs., BL<sub>3</sub> = 32 yrs. Total Time (TT) = 8760 hrs./yr. $$TA_1 = 3066$$ hrs./yr. $TA_2 = 5256$ hrs./yr. $TA_3 = 438$ hrs./yr. Predicted Typical Battery Life ≥ [(3066/8760)/275]+[(5256/8760)/95]+[(438/8760)/32] ≥ 109.2 yrs. #### **ABSOLUTE MAXIMUM RATINGS\*** | Voltage On Any Pin Relative To GND | 0.3 V to | +7.0 V | |----------------------------------------------------------------------|------------|---------| | Ambient Operating (V <sub>CC</sub> On) Temperature (T <sub>A</sub> ) | . −40°C to | +85°C | | Ambient Storage (Voc Off) Temperature | 40°C to | +85℃ | | Total Device Power Dissipation | | .1 Watt | | Output Current Per Pin | | 00 m A | CAUTION: Under no conditions can the "Absolute Maximum Rating" for the voltage on any pin be exceeded since it will cause permanent damage. Specifically, do not perform the "standard" continuity test on any input or output pin, i.e do not force these pins below -0.3 V DC. ## RECOMMENDED DC OPERATING CONDITIONS (-40°C≤T<sub>4</sub>≤+85°C) | SYM | PARAMETER | MIN | MAX | UNITS | NOTES | |-----------------|------------------------------|------|-------------------------|----------|-------| | V <sub>CC</sub> | Supply Voltage (MKI48Z02) | 4.75 | 5.50 | V | 1 | | V <sub>CC</sub> | Supply Voltage (MKI48Z12) | 4.50 | 5.5 | <b>\</b> | 1 | | GND | Supply Voltage | 0 | 0 | V | 1 | | V <sub>IH</sub> | Logic "1" Voltage All Inputs | 2.2 | V <sub>CC</sub> + 0.3 V | ٧ | 1 | | V <sub>IL</sub> | Logic "0" Voltage All Inputs | -0.3 | 0.8 | ٧ | 1,2 | ### DC ELECTRICAL CHARACTERISTICS $(-40^{\circ}C \le T_A \le +85^{\circ}C) (V_{CC} (max) \ge V_{CC} \ge V_{CC} (min))$ | SYM | PARAMETER | MIN | MAX | UNITS | NOTES | |------------------|-------------------------------------------------------|-----|-----|-------|-------| | I <sub>CC1</sub> | Average V <sub>CC</sub> Power Supply Current | | 80 | mA | 3 | | I <sub>CC2</sub> | TTL Standby Current (E = V <sub>IH</sub> ) | | 3 | mA | | | l <sub>CC3</sub> | CMOS Standby Current (Ē≥V <sub>CC</sub> -0.2 V) | | 1 | mA | | | I <sub>IL</sub> | Input Leakage Current (Any Input) | -1 | +1 | μΑ | 4 | | loL | Output Leakage Current | -5 | +5 | μA | 4 | | V <sub>OH</sub> | Output Logic "1" Voltage (I <sub>OUT</sub> = -1.0 mA) | 2.4 | | V | | | V <sub>OL</sub> | Output Logic "0" Voltage (I <sub>OUT</sub> = 2.1 mA) | | 0.4 | V | | # CAPACITANCE (T<sub>A</sub> = 25°C) | SYM | PARAMETER | MAX | NOTES | |------------------|--------------------------------------|-------|-------| | Cı | Capacitance on all pins (except D/Q) | 7 pF | 5 | | C <sub>D/Q</sub> | Capacitance on D/Q pins | 10 pF | 4,5 | #### NOTES - 1. All voltages referenced to GND. - 2. Negative spikes of -1.0 volts allowed for up to 10 ns once per cycle. - 3. I<sub>CC1</sub> measured with outputs open. - Measured with GND ≤V<sub>I</sub> ≤ V<sub>CC</sub> and outputs deselected. - Effective capacitance calculated from the equation C = 1Δt with ΔV = 3 volts and power supply at nominal level. ### **AC TEST CONDITIONS** # ORDERING INFORMATION # PACKAGE DESCRIPTION #### **B PACKAGE 24 PIN** inches mm Dlm. Notes Max Min Max BATTERY 32 893 1 295 ONLY 13 97 14.478 .550 .570 8.128 9.652 .320 .380 7 62 9.144 300 .360 13 462 13.97 .530 .550 E١ 0.381 0.533 015 .021 В 1 143 .045 1.778 .070 C 0 203 0.355 .008 .014 24 PIN $D_1$ 32.258 1.270 1 **PLASTIC** Ε 13.462 .640 16.256 .530 D.I.P. 15.24 17.78 600 .700 eA 3 ONLY 2.286 2.794 090 .110 e<sub>1</sub> 3 048 3 81 .120 .150 0.381 0.762 .015 030 2 1 524 2 286 .060 090 11 EQUAL SPACES AT .100±.010 (TNA) NOTES: 1 Overall length includes 010 in flash on either end of the package 2 Package standoff to be measured per JEDEC requirements 3 Measured from centerline to centerline at lead tips 4 When the solder lead finish is specified, the maximum limit shall be increased by 003 in